# Lab EE 271: Circuit Theory

Winter 2018

# Lab 4

Shawnna Cabanday
Professor Rania Hussein
Lab Section: Tuesday from 1:15 - 3:15
Date submitted: February 11, 2018

Updated 10:35 2/11/2018

#### Abstract

The purpose of this lab was to create sequential circuits using System Verilog. The first task of this lab was to download a premade design to the FPGA. The second task involved designing a second circuit that simulated the hazard lights with provided patterns.

### Introduction

Digital logic circuits handle data encoded in binary form through signals that have only two values, 0 and 1. This binary logic that deals with determining whether or not input conditions evaluate to an output of either "true" and "false" allows scientists and engineers to develop complex digital logic circuits and computers that can be built using a few types of basic circuits called gates, each performing a single elementary logic operation. The purpose of this lab is to practice using System Verilog to create sequential circuits. A System verilog program will be created based on simplified expressions and truth tables, which will be verified using generated waveforms by ModelSim and then downloaded to a Field Programmable Gate Array (FPGA) to demonstrate the physical program. The first task of this lab was to download a premade design to the FPGA that outputted true when the clock received two true inputs in a row. The second task involved designing a second circuit that simulated the hazard lights with provided patterns.

#### **Materials**

- Altera Quartus II Lite Program
- ModelSim Lite Program
- (5CSEMA5F31) DE1-SoC FPGA Development Board
- Ethernet to USB Cable
- Power cord for FPGA

#### **Procedures**

#### Part 1: Mapping Sequential Logic to the FPGA

The first task of this lab was to download a premade design to the FPGA that outputted true when the clock received two true inputs in a row. A module titled "simplelogic" was created as the primary driver code that would be instantiated to other testing modules, such as the testbench module and the FPGA module. The code for the "simplelogic" module has 3 inputs labeled "w," "clk," and "reset", and 1 output called "out." The next state logic was developed using an always block with switch case statements with the next state represented as "ns" and the present state represented as "ps." From there, the output logic was assigned to always because to the present state equal to C, and the output was analyzed according to the positive edge clock which was coded in a separate always ff block.

To simulate the logic, the clock was specified by instantiating the simplelogic module into another module called "testbench". The test bench module for the circuit design sets up the clock by initializing the parameter clock period to 100, creating a separate line of code to represent each clock

cylce, and placing those lines of code within an initial begin block. The simulation is ended using \$stop. After the System Verilog programs were compiled and the circuit, the design's generated output was then simulated in ModelSim to ensure that the Sequential Logic matched the expected output.

The design was then set up to run on the FPGA using a separate module titled "DE1\_SoC". This module provides a clock to the circuit that generates slower clocks so that the changing outputs of the LEDs over time would be more visible. In the code, which clock is selected using "whichClock" and is it set to 25 to yield a clock with a cycle time of a bit over a second, with 24 being twice as fast, and 26 being twice as slow. As a brief overview of the DE1\_SoC module code, the inputs include the 50MHz clock named "CLOCK\_50," the outputs include the HEX displays [0 - 5], the 10 LEDs to be lit up, the 4 presser keys that when pressed represented false, and the 10 switches. The clk is generated based on CLOCK\_50 and is calculated using another separate module named "clock\_divider," which adjusts the simple FSM to run properly on the board. FSM inputs and outputs are then determined, instantiating with respect to the "simplelogic" module.

Input and output pins were mapped accordingly. Finally, the ".sof" file created from the Verilog script and pin assignment was downloaded to the FPGA by powering the board, connecting it to computer with a USB to Ethernet cable, and adding the file to the FPGA data platform.

#### Part 2: Hazard Lights

The second task involved designing a second circuit that simulated the hazard lights with provided patterns. Part 2 implements the separate modules utilized in the previous example and applies them to a design problem that aims at displaying proper landing lights at Sea-Tac. The circuit is given two input (SW[0] and SW[1]) which indicate wind direction and there are three output lights that will display according to the sequence of lights. Table 2.1 illustrates the proper pattern for each inputted switch sequence input (00, 01, and 10). Note that for each situation, the lights must cycle through the given pattern and if the inputs are changed, the pattern must be able to toggle to the next corresponding pattern for the corresponding input. For instance, if the wind is calm, the lights cycle between the outside lights being lit and the center light being lit, repetitively. Additionally, the right to left and left to right crosswind indicators cycle repeatedly through three patterns each, one moving from right to left or left to right, respectively.

First, a state diagram was created to identify the behavior of the circuit (Figure 2.1) Next, a state table was created based on the state diagram (Table 2.2). To implement the next state logic in Verilog, the module hazardlights was created with inputs clk, reset, IN, and OUT; the IN permitting up to 2 bits and the OUT allowing up to 3 bits. State variables were enumerated as A, B, C, and D with each state corresponding to 101, 001, 010, and 100 respectively. Within the module "hazardlights", next state logic was created using case statements in combination with if-else statements, all coded within a "always\_comb" block. Resulting outputs for each LEDR were assigned based on the next state variables. In addition the next state logic, a test bench was implemented to simulate the outputs in ModelSim. The resulting waveforms were generated and evaluated based on the state diagram tables.

The design was then set up to run on the FPGA using a separate module titled "DE1\_SoC". This module provides a clock to the circuit that generates slower clocks so that the changing outputs of the LEDs over time would be more visible and is similar to the one created in the Systematic Verilog code for part 1.

Input and output pins were mapped accordingly. Finally, the ".sof" file created from the Verilog script and pin assignment was downloaded to the FPGA by powering the board, connecting it to computer with a USB to Ethernet cable, and adding the file to the FPGA data platform. Finally, the size of the FSM was computed based on "LC Combinationals" and "LC Registers" relative to the clock\_divider line.

| Table 2.1: Relative Sequence Input and Output |       |               |                     |
|-----------------------------------------------|-------|---------------|---------------------|
| SW[1]                                         | SW[0] | Meaning       | Pattern (LEDR[2:0]) |
| 0                                             | 0     | Calm          | 101<br>010          |
| 0                                             | 1     | Right to Left | 001<br>010<br>100   |
| 1                                             | 0     | Left to Right | 100<br>010<br>001   |



Figure 2.1: State Diagram for Hazard Lights

| Table 2.2 | Table 2.2: State Diagram Table for Hazard Lights |                  |                            |               |                            |            |            |            |
|-----------|--------------------------------------------------|------------------|----------------------------|---------------|----------------------------|------------|------------|------------|
| IN[1]     | IN[0]                                            | Present<br>State | Present<br>State<br>Letter | Next<br>State | Present<br>State<br>Letter | OUT[<br>2] | OUT[<br>1] | OUT[<br>0] |
| 0         | 0                                                | 101              | A                          | 010           | С                          | 0          | 1          | 0          |
|           |                                                  | 010              | С                          | 101           | A                          | 1          | 0          | 1          |
| 0         | 1                                                | 001              | В                          | 010           | С                          | 0          | 1          | 0          |
|           |                                                  | 100              | D                          | 001           | В                          | 0          | 0          | 1          |
|           |                                                  | 101              | A                          | 001           | В                          | 0          | 0          | 1          |
| 1         | 0                                                | 100              | D                          | 101           | A                          | 1          | 0          | 1          |
|           |                                                  | 100              | D                          | 010           | С                          | 0          | 1          | 0          |
|           |                                                  | 010              | С                          | 001           | В                          | 0          | 0          | 1          |
|           |                                                  | 001              | В                          | 100           | D                          | 1          | 0          | 0          |

## **Analysis**

There were several errors that occured while conducting both part 1 and part 2 of this lab. For the first portion, syntax errors in systematic code required intense troubleshooting. File paths to the ModelSim Altera program also had to be fixed in order for the program to run properly in the application. After extensive troubleshooting for procedure 1, I was able to attain results that properly demonstrated the behavior of the logic for the required design circuit. Figure 3.1 illustrates the generated waveforms.



Figure 3.1: Part 1 "Simplelogic" Generated Waveforms

As for the second part of the lab, syntax and logic errors in the systematic were intense. I was able to attain results that properly demonstrated the behavior of the logic for the required design circuit (Figure 3.2), however, these results would not successfully transfer to the FPGA board through instantiation of the De1-SoC code to the top entity module "hazardlights." Figure 3.3 indicates one of the many errors that resulted from improper instantiation. Extensive troubleshooting over several hours was completed to instantiate the De1-SoC module correctly to the top entity module "hazardlights." The lights would flicker in what appeared to be the pattern required, but in a combination that was way too fast for the eyes to determine if it was correct or not. For instance, if both switches were set to an input of 00, it appeared that

the pattern flicked from outwards to in, but it was flickering way too fast to completely indicate the pattern. The clock was changed to mitigate the propagation of output, however, there was no significant change in the toggling of lights. Again, with switches set to an input 01, the LEDs would appear to shift in pattern from right to left, but it was too quick to confirm the pattern confidently. I was unable to figure out this issue for the longest time and realized that I had kept my top entity as *hazardlights* the entire time. After switching the top entity to DE1-SoC module and reassigning the pin numbers, I was able to successfully load the program onto my FPGA and the lights were correctly toggling. When the input was switched to 00, it would toggle from center to outward lights. When the input was switched to 01, the pattern would toggle from right to left, and when the input was switched to 10, the pattern would toggle to left to right. An input of 11 would provide a solid of pattern of the outermost lights to indicate an issue.

Finally, the size of my FMS was computed. The registers outside the parenthesis was determined to be (31+28)-(26+26) = 7. Ultimately, I used 7 total DFF resources and FPGA logic resources.



Figure 3.2: Part 2 "Hazardlights" Generated Waveforms

| Type | ID     | Message                                                                                                                                                  |
|------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    |        | ***************************************                                                                                                                  |
| > 0  |        | Running Quartus Prime Analysis & Synthesis                                                                                                               |
| 0    |        | Command: quartus_mapread_settings_files=onwrite_settings_files=off hazardlights -c hazardlights                                                          |
| A    | 18236  | Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QS |
| 0    | 20030  | Parallel compilation is enabled and will use 4 of the 4 processors detected                                                                              |
| 63   |        | Verilog HDL Module Instantiation error at hazardlights.sv(95): cannot connect instance ports both by order and by name                                   |
| 0    |        | Ignored design unit "DE1_SoC" at hazardlights.sv(78) due to previous errors                                                                              |
| 0    |        | Ignored design unit "clock_divider" at hazardlights.sv(103) due to previous errors                                                                       |
| 0    |        | Found O design units, including O entities, in source file e:/b ee 271/lab 4 part 2/hazardlights.sv                                                      |
| > 0  |        | Quartus Prime Analysis & Synthesis was unsuccessful. 3 errors, 1 warning                                                                                 |
| 63   | 293001 | Quartus Prime Full Compilation was unsuccessful. 5 errors, 1 warning                                                                                     |

Figure 3.3: Part 2 "Hazardlights" Error Message

| 9 | < <filter>&gt;</filter>                 |                               |                                     |
|---|-----------------------------------------|-------------------------------|-------------------------------------|
| 1 | Compilation Hierarchy Node  V [DE1_SoC] | Combinational ALUTs<br>31 (0) | Dedicated Logic Registers<br>28 (0) |
| 1 | clock_divider.cdiv                      | 26 (26)                       | 26 (26)                             |
| 2 | hazardlights:test                       | 5 (5)                         | 2 (2)                               |

Figure 3.4: Part 2 "DE1-Soc" FMS Screenshot

### **Conclusion**

The use of computer aided simulations in Quartus, ModelSim, and Systematic Verilog programming allows for increased efficiency in the steps and processes needed to develop and verify digital logic circuits on the FPGA. Debugging and determining the major sources for issues proved to be an extremely

long process for all simulations and Systematic Verilog programming. It should be noted that future labs should be attempted and designed way ahead of time. Additionally, state diagrams proved to helpful with understanding the changing behavior of circuit through logical steps.

## **Appendix**

- 1. Example of Code 1: Driver Code for "Simple Logic"
- 2. Example of Code 2: Testbench for "Simple Logic"
- 3. Example of Code 3: DE1 SoC FPGA Code for "Simple Logic"
- 4. Example of Code 4: Driver Code for "Hazardlights"
- 5. Example of Code 5: Testbench for "Hazardlights"
- 6. Example of Code 6: DE1 SoC FPGA Code for "Hazardlights"

```
1 2
       module simplelogic(clk, reset, w, out);
          input logic clk, reset, w;
output logic out;
 3
 45678
           //State variables.
          enum { A, B, C } ps, ns;
           //Next State logic
 9
     always_comb begin
              case (ps)
10
     11
                 A: if(w)
                               ns = B;
12
                     else
                               ns = A;
ns = C;
13
                 B: if(w)
                     else
14
                               ns = A;
15
                 c: if(w)
                               ns = C;
16
                     else
                               ns = A;
17
              endcase
18
           end
19
20
21
22
           //Output logic - could also be another part of above block.
          assign out = (ps == C);
23
24
           //DFFS
          always_ff @(posedge clk) begin
     25
              if (reset)
26
27
                 ps <= A;
              else
28
                 ps <= ns;
29
          end
30
       endmodule //simple
```

**Example of Code 1: Driver Code for "Simple Logic"** 

```
31
32
       module simple_testbench();
  logic clk, reset, w;
33
34
           logic out;
35
36
           simplelogic dut (clk, reset, w, out);
37
38
           //Set up the clock.
parameter CLOCK_PERIOD = 100;
39
40
           initial begin
     clk <= 0;
41
42
              forever #(CLOCK_PERIOD/2) clk <= ~clk;
43
           end
44
           //Set up the inputs to the design. Each line is a clock cycle. initial begin
45
46
     47
                                        @(posedge clk);
48
              reset <= 1;
                                        @(posedge clk);
49
              reset <= 0; w <= 0;
                                        @(posedge clk);
50
51
                                        @(posedge clk);
                                        @(posedge clk);
@(posedge clk);
52
53
                                        @(posedge clk);
                             W <= 1;
54
                             W <= 0;
                                        @(posedge clk);
55
                                        @(posedge clk);
                             W <= 1;
56
57
                                        @(posedge clk);
                                        @(posedge clk);
58
                                        @(posedge clk);
@(posedge clk);
59
                             W <= 0;
60
                                        @(posedge clk);
61
               $stop; //End the simulation.
           end
62
63
       endmodule //simple_testbench
```

**Example of Code 2: Testbench for "Simple Logic"** 

```
65
           input logic [6:0]
output logic [9:0]
output logic [3:0]
input logic [9:0]
 66
 67
                                     HEXO, HEX1, HEX2, HEX3, HEX4, HEX5;
 68
                                    LEDR;
 69
                                     KEY; //True when not pressed, False when pressed
 70
                                     SW:
 71
           //Generate clk off of CLOCK_50, which clock picks rate.
logic [31:0] clk;
parameter which clock = 25;
 72
 73
 74
75
76
            clock_divider cdiv (CLOCK_50, clk);
 77
            //Hook up FSM inputs and outputs.
            logic reset, w, out; assign reset = ~KEY[0];
 78
79
                                            //Reset when KEY[0] is pressed.
 80
            assign w = \sim KEY[1];
 81
            simplelogic s (.clk(clk[whichClock]), .reset, .w, .out);
 82
 83
           // Show signals on LEDRs so we can see what is happening. assign LEDR = { clk[whichClock], 1'b0, reset, 2'b0, out};
 84
 85
 86
        endmodule //DE1_SoC
 87
 88
 89
        module clock_divider (clock, divided_clocks);
            90
 91
 92
            initial begin
 93
      94
               divided_clocks <= 0;
 95
96
            always_ff @(posedge clock) begin
  divided_clocks <= divided_clocks + 1;</pre>
 97
      98
            end
99
100
        endmodule //clock_divider
```

Example of Code 3: DE1\_SoC FPGA Code for "Simple Logic"

```
module hazardlights(clk, reset, IN, OUT); //hazardlights module: state machine
  1
                  input logic clk, reset;
input logic [1:0] IN;
output logic [2:0] OUT;
  3
  4
  5
  6
                   //State variables.
                  enum { A, B, C, D } ps, ns;
                                                                                //ps = present state; ns = next state
 8 9
                  //Next State logic
always_comb begin
10
                                                                                        //A = 101, B = 001, C = 010, D = 100
        case (ps)
A: if(IN[1] == 0 && IN[0] == 0) ns = C;
else if(IN[1] == 0 && IN[0] == 1) ns = B;
else if(IN[1] == 1 && IN[0] == 0) ns = D;
11
12
13
14
15
         else if(IN[1] == 1 && IN[0] == 0) ns = D;

else ns = A;

B: if(IN[1] == 0 && IN[0] == 0) ns = A;

else if(IN[1] == 0 && IN[0] == 1) ns = C;

else if(IN[1] == 1 && IN[0] == 0) ns = D;

else ns = A;

C: if(IN[1] == 0 && IN[0] == 0) ns = A;

else if(IN[1] == 0 && IN[0] == 1) ns = D;

else if(IN[1] == 1 && IN[0] == 0) ns = B;

else if(IN[1] == 1 && IN[0] == 0) ns = B;
16
17
18
19
20
21
22
23
24
25
26
27
                             else ns = A;

D: if(IN[1] == 0 && IN[0] == 0) ns = A;

else if(IN[1] == 0 && IN[0] == 1) ns = B;

else if(IN[1] == 1 && IN[0] == 0) ns = C;
                                                   ns = A;
                                    else
28
29
                  end // End of the always block for next state logic.
30
            //output logic - could also be another part of above block.
assign OUT[2] = (ns == A) | (ns == D);
assign OUT[1] = (ns == C);
assign OUT[0] = (ns == A) | (ns == B);
31
32
33
34
35
                  //DFFs
                  always_ff @(posedge clk) begin //Introducing clock, execute only at pos edg of clk if (reset)
36
37
38
39
40
                                                           // on reset, set to A
                             ps <= ns;
                             ps <= A; // otherwise out is equal to next state
                  end
41
            endmodule // end of hazardlights module
```

**Example of Code 4: Driver Code for "Hazardlights"** 

```
module hazardlights_testbench();
44
           logic clk, reset;
logic [1:0] IN;
logic [2:0] OUT;
45
46
47
48
49
           hazardlights dut (clk, reset, IN, OUT);
50
51
52
           //set up the clock.
           parameter CLOCK_PERIOD = 100;
initial begin
53
     54
55
               clk <= 0;
               forever #(CLOCK_PERIOD/2) clk <= ~clk;
56
57
           //Set up the inputs to the design. Each line is a clock cycle. initial begin
58
59
     60
                                                                 @(posedge clk);
               reset <= 1;
61
                                                                 @(posedge clk);
               reset <= 0;
                               IN[1] \le 0; IN[0] \le 0;
                                                                 @(posedge clk);
62
63
                                                                 @(posedge clk);
64
                                                                 @(posedge clk);
                                                                 @(posedge clk);
@(posedge clk);
@(posedge clk);
65
                                               IN[0] <= 1;
66
67
68
                                IN[1] <= 1; IN[0] <= 0;
                                                                 @(posedge clk);
                                                                 @(posedge clk);
@(posedge clk);
69
70
71
72
                                                                 @(posedge clk);
@(posedge clk);
                                               IN[0] <= 1;
73
                                                                 @(posedge clk);
74
               $stop; //End the simulation.
75
           end
        endmodule //hazardlights_testbench
76
```

**Example of Code 5: Testbench for "Hazardlights"** 

```
79
80
          module DE1_SoC (CLOCK_50, KEY, LEDR, SW);
input logic CLOCK_50; //50MHz clock.
              input logic [9:0]
input logic [9:0]
input logic [9:0]
input logic [9:0]
                                             LEDR;
                                             KEY; //True when not pressed, False when pressed
 82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
                                             SW;
              //Generate clk off of CLOCK_50, whichClock picks rate.
logic [31:0] clk;
parameter whichClock = 50;
clock_divider cdiv (CLOCK_50, clk);
              //Hook up FSM inputs and outputs.
logic reset;
                                                    //Reset when KEY[0] is pressed.
               assign reset = ~KEY[0];
               hazardlights test (.clk(clk[whichClock]), .reset(reset), .IN(SW[1:0]), .OUT(LEDR[2:0]));
               // Show signals on LEDRs so we can see what is happening.
              assign LEDR[8] = reset;
assign LEDR[9] = clk[whichClock];
          endmodule //DE1_SoC
          104
105
106
107
108
        divided_clocks <= 0;
              initial begin
109
110
111
112
113
              always_ff @(posedge clock) begin
   divided_clocks <= divided_clocks + 1;</pre>
        114
          endmodule //clock_divider
```

Example of Code 6: DE1 SoC FPGA Code for "Hazardlights"

<sup>\*</sup>Note: Most of the code has been revised since last updated photos.